|  |  |  |  |  |
| --- | --- | --- | --- | --- |
| EWULogo.png | | **EAST WEST UNIVERSITY** | | |
| **Department of Computer Science and Engineering** | | |
| **B.Sc. in Computer Science and Engineering Program** | | |
| **Mid Term II Examination, Summer 2019 Semester** | | |
| **Course:** | | **CSE442 Microprocessors and Microcontrollers, Section-2** | |  |
| **Instructor:** | | **Md. Nawab Yousuf Ali, PhD, Associate Professor, CSE Department** | |  |
| **Full Marks:** | | **20** | |  |
| **Time:** | | **1 Hour and 20 Minutes** | |  |
| **Note:** There are SIX questions, answer ALL of them. Course Outcome (CO), Cognitive Levels and Marks of each question are mentioned at the right margin. | | | | |
| 1. | **Design** a ROM chip with all control signals having 512 KB of memory location. | | [CO2, C6, Mark: 2] | |
| 2. | **Design** an interface between a memory 27128EPROM and Intel 8086 microprocessor using a NAND gate decoder. Calculate the memory location decoded by NAND gate. Determine the output of the NAND gate and show the inputs of the control signals for reading data. | | [ CO2, C6, Mark: 4] | |
| 3. | **Analyze** the diagram and determine the LED lights that will be glown by the given configuration of the toggle switches in Figure 1. Write the assembly language program for the output. Draw the output. | | [ CO2, C3, Mark: 4] | |
|  |  | |  | |
| 4 | **Design** a diagram that illustrates the execution of instruction IN AL, 6EH using an 8-bit input interface having all necessary devices and control signals. | | [ CO2, C3, Mark: 3 ] | |
| 5. | **Analyze** the clock generator 8284A for 8086/8088 microprocessor given in Figure 2. Determine the output for the following operations in a tabular form as indicated below.   1. When F/C=0 2. When F/C=1  |  |  |  |  | | --- | --- | --- | --- | |  | **OSC** | **PCLK** | **CLK** | | a) |  |  |  | | b) |  |  |  |     **260 MHz** | | [CO2, C3, Mark: 3] | |
| 6. | |  |  | | --- | --- | | **Generate** the interrupt Vector Number from (Figure-3) and calculate the corresponding ISR (Interrupt Service Routine) address (from Table 1) in real mode 8088 processor. | | | **8088** | Table-1: Interrupt Vector Table   |  |  | | --- | --- | | **Vector#** | **Addresses (Segment & Offset)** | | 80H |  | | **……** | **……** | | 29H |  | |  | |  | |  | | 25H |  | |  | |  | |  | | **….** | **…..** | | 1EH |  | | 1AH |  | | | | [CO2, C3, Mark: 4] | |